# Register Files, RAM, and ROM in Verilog

Instructor: Dr. Vinicius Prado da Fonseca (vpradodafons@online.mun.ca)



- m-bits word, data size
  - o 32-bits
  - o 64-bits
- n-bits address size
- 2<sup>n</sup> Addresses/items/words
- Memory size: 2<sup>n</sup> x m bits
- Often viewed as an array
  - Sequence of words
  - Address are index of the array
- On a given address
  - Data is read from an address
  - Written to an address





- Most memory is either read or written at one time at a given address
- Memory is implemented with three technologies:
  - o ROM Read Only Memory
  - DRAM Dynamic Random Access Memory
  - SRAM Static Random Access Memory
- Historically confusing names:
  - o ROM Non volatile
  - o RAM Volatile
  - Static RAM (no refresh, cache memory)
  - Dynamic RAM (refresh, main memory)
- Random refers to having same access time for any position.
  - o not sequential such as tapes.





- A memory arranged as 4 words (2 bits for addresses) with 3 bits per word has a total of 12-bits
- 4 addresses =  $2^2$  = two bits for address
- $2^2 \times 3 = 4 \times 3 = 12$  bits

|         |    | DATA |  |
|---------|----|------|--|
|         | 00 |      |  |
| ADDRESS | 01 |      |  |
| ADDRESS | 10 |      |  |
|         | 11 |      |  |





- A memory arranged as 1024 words (10 bits for addresses) with 32 bits per word has 32-kbit.
- $2^{10}$  x 32 = 1024 \* 32 = 32,768 = 32 kbits.





## Bit cells

- Read:
  - Bit-line is floating (accepts any values)
  - Word-line is asserted
  - o Data output receive stored value
- Write:
  - o Bit-line has HIGH or LOW with the data input
  - Then Word-line is asserted to store the data in that address





## **Organization**

#### For example:

- Decoder activates only one line
- Read Address 10:
  - Activate word line,
  - Data output = 100
- Write 001 to Address 11
  - o bit line<sub>0</sub> = 1
  - o bit line<sub>1</sub> = 0
  - $\circ$  bit line<sub>2</sub> = 0
  - activates word line 3





## **Multi-port Memory**

- More ports allow parallel access for reading and writing.
- An example memory that has two read ports and one write port
- Memories in graphics cards (GPU) often allow both reading and writing at the same time.
  - Data is read for display
  - Written to update the contents of the display.





#### **DRAM**

- Most common memory for main memories on computers.
- A capacitor (stores a charge) is use to store a bit.
- One transistor is used to access the capacitor
  - Word line is HIGH activates the NMOS
  - Copy the capacitor to the bit line
- DRAM is the slowest technology, but also the densest
- Requires refresh of the capacitor





## **DRAM**

#### Read:

- Bit line floating
- Word line HIGH
- Transistor closes
- Capacitor copied to bitline

#### Write

- Bit line with HIGH or LOW
- o Word line HIGH
- Transistor closes
- Data copied to capacitor





### **DRAM**

- Reading destroys the bit value stored on the capacitor
- Data word must be restored (rewritten) after each read
- Even when DRAM is not read, the contents must be refreshed (read and rewritten)
- Every few milliseconds
- The charge on the capacitor gradually leaks away





### **SRAM**

- A SRAM bit requires six transistors
- Two transistors to connect bit lines
- Two inverters
  - two transistors each to create a bi-stable circuit.
  - Section 5.5.3
    - Section 3.2
- The word line activates
- The transistors connect the inverters to the bit lines.
- A SRAM cell is faster but less dense
- Do not require refresh





- A register file is constructed with set of D flip-flops.
- Each flip-flop requires 20 transistors, but is faster than SRAM or DRAM.
- Most data paths use a register file to hold data.
- A two read ports and one write port register file
  - o Read both operands (A+B) at same time





• Each word is 16 bits long

```
typedef logic [15:0] reg16 t;
```

Selector 3 bits -> 8 addresses

```
typedef logic [2:0] reg_sel_t;
```





- output
  - o reg16 t rn
  - o reg16 t rm
- input
  - o reg16 t rd
  - o reg\_sel\_t n
  - o reg\_sel\_t m
  - o reg sel t d
  - o logic dw
  - o logic reset
  - o logic clk





Actual 8x16 register:

```
reg16 t R[7:0];
```

- Two independent read outputs
- Each output connected and indexed:

```
assign rn = R[n];
assign rm = R[m];
```





• Actual 8x16 register:

```
reg16 t R[7:0];
```

- Two independent read outputs
- Each output connected and indexed:

```
assign rn = R[n];
assign rm = R[m];
```

• adr = n/m

| adr | 16-bits word                           |
|-----|----------------------------------------|
| 000 | 00000000000000                         |
| 001 | 00000000000000                         |
| 010 | 00000000000000                         |
| 011 | 00000000000000                         |
| 100 | 00000000000000                         |
| 101 | 00000000000000                         |
| 110 | 00000000000000                         |
| 111 | 00000000000000000000000000000000000000 |

```
always_ff @(posedge clk) begin
   if ( reset ) begin
      for(i=0; i<$size(R); i++) begin
      R[i] <= 0;
   end
  end
  else if ( dw ) R[d] <= rd;
end</pre>
```





## **RAM Verilog**

- module ram #(parameter N=6, M=32)
- input
  - o clk
  - o we
  - $\circ$  [N-1:0] adr
  - $\circ$  [M-1:0] din
- output
  - o [M-1:0] dout

| adr (64, 6-bit)<br>2**6 | 32-bit word                             |
|-------------------------|-----------------------------------------|
| 000000                  | 000000000000000000000000000000000000000 |
| 000001                  | 000000000000000000000000000000000000000 |
| 000010                  | 000000000000000000000000000000000000000 |
| 000011                  | 000000000000000000000000000000000000000 |
|                         |                                         |
| 111111                  | 000000000000000000000000000000000000000 |

www.mun.ca

## **RAM Verilog**

```
// Actual memory
logic [M-1:0] mem[ 2**N-1:0];

// Positive clock edge
always_ff @(posedge clk)
    if ( we ) mem[adr] <= din;

assign dout = mem[adr];</pre>
```

| adr (64, 6-bit)<br>2**6 | 32-bit word                             |
|-------------------------|-----------------------------------------|
| 000000                  | 000000000000000000000000000000000000000 |
| 000001                  | 000000000000000000000000000000000000000 |
| 000010                  | 000000000000000000000000000000000000000 |
| 000011                  | 000000000000000000000000000000000000000 |
|                         |                                         |
| 111111                  | 000000000000000000000000000000000000000 |

www.mun.ca

## **RAM Verilog**

```
module ram #(parameter N=6, M=32)(input logic clk,
                                   input logic we,
                                   input logic [N-1:0] adr,
                                   input logic [M-1:0] din,
                                   output logic [M-1:0] dout);
    logic [M-1:0] mem[2**N-1:0]; // memory
    always ff @(posedge clk) // Positive clock edge
         if ( we ) mem[adr] <= din;
    assign dout = mem[adr];
endmodule.
```

• Example in the notes
Vinicius Prado da Fonseca, PhD (vpradodafons@mun.ca)



## **ROM Verilog**

```
always_comb
    case (adr)
    0 : dout = 3'b011;
    1 : dout = 3'b110;
    2 : dout = 3'b100;
    3 : dout = 3'b010;
endcase
```

| adr | 3-bit word |
|-----|------------|
| 00  | 011        |
| 01  | 110        |
| 10  | 100        |
| 11  | 010        |

Example in the notes



# **Questions?**

- Next steps
  - Control logic and data paths
  - The design of most computers consist of a data path and control logic

